

## F.E. (Semester – II) (RC 2016 – 17) Examination, November/December 2017 FUNDAMENTALS OF ELECTRONICS AND TELECOMMUNICATION ENGINEERING

Duration: 3 Hours Total Marks: 100

Instructions: 1) Answer five questions with two from Part – A, two from Part – B and one from Part – C.

2) Assume suitable data if necessary.

3) Figures to the right indicate full marks.

## PART-A

Answer any two questions from the following:

- 1. a) Draw a reverse biased PN junction and explain the following terms:
  - i) Potential barrier
  - ii) Reverse saturation current
  - iii) Breakdown voltage.

7

- b) Differentiate between n type and p type semiconductor materials.
- 3

- c) For the circuit shown in Fig. 1(c) below determine
  - i) The output voltage (V,)
  - ii) The voltage drop across series resistance (V<sub>B</sub>)
  - iii) The current through the Zener diode (I<sub>z</sub>)
  - iv) Power dissipated in Zener (P,).



- Fig. 1(c)
- d) Derive an expression for the rectification efficiency and ripple factor of a Bridge wave rectifier.



- 2. a) Draw and explain the output characteristics of a npn BJT connected in CB configuration.
- 7
- b) Derive the relation between current gain of CB configuration ( $\alpha$  dc) and current gain of CE configuration ( $\beta$  dc) for a transistor.
- 3

- c) For the fixed bias network shown in Fig. 2(c), determine:
  - a) I<sub>BQ</sub>
  - b) I<sub>CQ</sub>
  - c) V<sub>CEQ</sub>
  - d) V<sub>BC</sub>
  - e) I<sub>csat</sub>

5



- d) What are the various ways in which transfer characteristics of a JFET can be plotted?
- 3. a) Why is Emitter Stabilized Bias Circuit an improvement over Fixed Bias Circuit? 5
  - b) A half wave rectifier as shown below in Fig. 3(b) uses a transformer with the turns ratio 2 : 1. The load resistance is  $500\Omega$ . If the primary voltage (r.m.s.) is 240 V, find :
    - i) d.c. output voltage
    - ii) peak inverse voltage



- iii) the r.m.s. current.
- iv) efficiency of rectification.



Fig. 3(b)

- c) With the help of a neat diagram explain the construction of N-channel Enhancement MOSFET. Also differentiate between Enhancement type and Depletion type MOSFET.
- d) Compare the Common Base, Common Emitter and Common Collector BJT Configurations with respect to the following characteristics:
- i) Input Dynamic Resistance (R.)
  - ii) Output Dynamic Resistance (R<sub>2</sub>)
  - iii) Voltage Gain (A,,)
  - iv) Current Gain (A,)
  - v) Phase relation between input and output.

5

## PART-B

Answer any two questions from the following:

- 4. a) Draw the pin configuration of IC 741 and explain the use of each pin.
  - 5
  - b) Draw the symbol and construction of a Silicon Controlled Rectifier.
  - c) State the following Boolean Laws and prove them using the Truth Table method:
    - i) Commutative Law
    - ii) Distributive Law.

6

3

- d) Draw the Logic Symbols, construct Truth Tables and with the help of circuit diagrams, explain the working of:
  - i) OR

ii) NOT.

b) With the help of neat diagrams explain the working of npn Bipolar Junction

c) State and prove the DeMorgan's Laws using the truth table method. Also

d) With the help of a neat diagram explain the basic concept of amplitude

Transistor.

draw the logic diagrams for the same.

modulation and frequency modulation.

5

5